# 20% n-Type Silicon Solar Cell Fabricated by a Simple Process with an Aluminum Alloy Rear Junction and Extended Emitter

Vinodh Chandrasekaran<sup>1</sup>, H. Preston Davis<sup>1</sup>, Adam M. Payne<sup>1</sup>, Vijay Yelundur<sup>1</sup>, Ajeet Rohatgi<sup>1,2</sup> and Daniel L. Meier<sup>3</sup>

<sup>1</sup>Suniva, Inc., Norcross, GA, 30092, USA

<sup>2</sup>University Center of Excellence for Photovoltaics, Georgia Tech, Atlanta, GA 30332, USA

<sup>3</sup>Lightdrop Harvest, LLC, St. Marys, PA 15857, USA

Abstract — A simple process is defined and executed to achieve 20% efficiency for cells fabricated on 156 mm n-Cz Si wafers. The cell structure is  $n^+np^+$  with the  $p^+$  emitter being formed over most of the rear surface by Al alloving, but extended to the wafer edges by a light doping with B. The n<sup>+</sup> FSF is doped with P which makes the front surface easy to passivate and contact. B and P dopants are introduced into the wafer by ion implantation and are co-annealed in a single high temperature step, during which a passivating thermal oxide is also grown on the front and back surfaces. The back surface remains textured, and the entire process is additive as the cell structure is built layer-by-layer, with no subtractive steps needed for planarization, stripping diffusion glasses, or creating vias in dielectrics. A key benefit of the extended emitter is to improve p-n junction quality (since the depletion region is essentially confined within the interior of the silicon and does not intersect the surface), as indicated by the pseudo FF regularly exceeding 0.83. In addition, J<sub>sc</sub> increases because of the reclaimed Si border area (Al to wafer edge). Cell parameters were found to be tightly distributed. The highest efficiency measured was 20.04% for a 239 cm<sup>2</sup> cell with a selective FSF and five busbars. Interconnecting cells in a module could be done with 3M Cu tape or Schmid Tin Pad applied directly to backside Al.

*Index Terms* — silicon solar cells, n-type, Al alloy emitter, rear junction, ion implantation.

# I. INTRODUCTION

It is well known that monocrystalline n-type silicon wafers grown by the Czochralski method have certain advantages over similar p-type wafers for solar cells. Since n-type wafers have no boron doping, there is no light-induced degradation (LID) associated with the boron-oxygen defect. Furthermore, n-type wafers are more tolerant of metallic impurities present in a solar cell processing environment, such as iron, so that relatively high excess carrier lifetimes (> 1 ms) are fairly easy to achieve and maintain through the process - especially for high-resistivity wafers. However, processing n-type wafers into cells can be more complicated than processing their p-type counterparts. The Al BSF cell, which is fabricated from a p-type wafer and is the most common cell structure manufactured today, requires only a single phosphorus diffusion to form the front emitter. On the backside, aluminum is screen-printed and alloyed with silicon during the contact

firing step. Exploiting the dual properties of aluminum as a contact metal and a p-type dopant enables the  $n^+pp^+$  cell structure to be fabricated in a streamlined and cost-effective process. By adding a dielectric passivation layer to the back of the p-type wafer, a higher efficiency PERC structure results. Screen-printed aluminum still covers nearly the entire back of the cell, making contact to the p-type wafer only through vias in the dielectric. This combination of a phosphorus diffusion and screen-printed aluminum is a key reason that p-type Al BSF and PERC cells dominate the commercial solar cell world today, in spite of lower lifetimes, higher sensitivity to metallic impurities, and the LID associated with p-type wafers.

Attempts to take advantage of the superior material properties of n-type wafers, while retaining a conventional front junction cell structure, usually require two diffusions (front boron and back phosphorus) instead of one, and eliminates aluminum from the cell process. This adds complexity, since two high-temperature steps are now needed (with boron diffusion temperature typically about 100°C above the phosphorus diffusion temperature) and with two silver printing steps needed (adding cost). Furthermore, making good electrical contact to a boron-doped emitter is somewhat challenging, with a Ag-Al paste usually required. In addition, the ease with which a phosphorus-doped emitter is boron-doped.

Recently some researchers seeking to advance n-type cell technology have opted to continue using the easily-passivated and contacted  $n^+$  surface on the front side of the cell and to continue using Al to contact a boron-doped emitter on the back side by making a rear junction  $n^+np^+$  PERT (Passivated Emitter and Rear Totally diffused) structure [1, 2]. Since high excess carrier lifetimes in n-type wafers mean that minority carriers can be collected nearly equally well whether the p-n junction is at the front of the cell or at the rear, these approaches have yielded efficiencies significantly above 20%. However, these gains have come only with additional processing costs: the backside must be planarized, a p<sup>+</sup> rear emitter must be formed (e.g., by BBr<sub>3</sub> diffusion), a backside dielectric (e.g., Al<sub>2</sub>O<sub>3</sub>/SiN<sub>x</sub>) must be deposited, and vias through the dielectric must be created prior to back aluminum

deposition. Note that multiple "subtractive" steps are required where material is removed, as in removing the backside Si texturing or backside texturing mask, stripping diffusion glasses, and removing the back dielectric in via formation.

There may be a middle ground, where the simple, additive, process of the Al BSF p-type cell is largely retained to produce an n-type cell having high efficiency. The purpose of this paper is to describe such a process and the 20% cells made by it.

#### II. CELL STRUCTURE AND PROCESS

The n-type analogue of the simple p-type Al BSF cell was first described in 2001 [3], where a 13.5%,  $25 \text{ cm}^2$  cell fabricated on untextured, Sb-doped, thin (100 µm) dendritic web silicon was reported. This work showed that the quality, uniformity, and reproducibility of an Al alloy p-n junction is satisfactory for Si solar cells. Over time, the efficiency and area of such a rear junction cell increased to 18.5% [4]. In a contemporary study [5], an 18.6% Al alloy rear junction cell was fabricated on a 125 mm n-FZ substrate. As usual, this cell had a Si border around the edges, since Al cannot be screen-printed to the very edge of a wafer. This efficiency increased to 19.3% when 1 mm was trimmed from each of the wafer edges in an effort to extend the emitter to the very edge of the cell. After trimming, J<sub>sc</sub> increased by 2.2%, FF increased by 1.0%, and  $V_{oc}$  increased by 0.3% to give a 3.5% (relative), or 0.7% (absolute), increase in efficiency. A similar 19.3% efficiency was obtained by [6] for an Al alloy rear junction cell fabricated from a 125 mm n-Cz wafer where the edges were trimmed by sawing as part of the edge isolation. Hence, it became clear that a significant increase in efficiency (0.7%)could be obtained by extending the rear emitter to the edge of the cell. However, physically removing material from the edge of the cell is not practical for production.

Rather, the rear emitter can be extended beyond the Al to the edge of the wafer by a separate B doping step, as shown in Fig. 1. Here, the front surface field (FSF) is shown as uniform. A selective FSF can also be employed. The process sequence for fabricating this cell is summarized in Table I.



Fig. 1. Structure of Al alloy rear junction cell with extended emitter, as indicated by the short section labeled  $p^+(B)$ .

# TABLE I

# PROCESS SEQUENCE FOR FABRICATING AL ALLOY REAR JUNCTION CELL WITH EXTENDED EMITTER

- 1. Remove wafer saw damage and texture both sides
- 2. Implant B on back side (extended emitter)
- 3. Implant P on front side (FSF)
- 4. Co-anneal/oxidize (diffuse dopants, passivate surfaces)
- 5. Deposit  $SiN_x$  on front (AR coating)
- 6. Print/dry front Ag (front contact)
- 7. Print/dry back Al (back contact)
- 8. Co-fire Ag and Al (create main p-n junction)

Note that the process is quite simple, with just eight major steps. Both sides of the wafer are textured, and the back is not planarized. Furthermore, after texturing all steps are additive as the cell structure is built layer-by-layer. No subtractive steps where material is removed, such as diffusion glass, etch masks, or vias through a dielectric, are present. This makes for a streamlined, high-yield process flow.

The B dose is not critical, and can range from 1E14 to  $2E15 \text{ B/cm}^2$  with implant energies ranging from 5 to 30 keV. A light B dose is preferred because of higher throughput and greater ease in passivating the doped surface. The P dose is typically about  $3.4E15 \text{ P/cm}^2$  at 10 keV. Only one high-temperature step is needed, as B and P are co-annealed in a temperature range of 900°C to 950°C with O<sub>2</sub> flowing for 10-30 minutes. Total time from wafer load to wafer unload is approximately one hour. If desired, a selective FSF can be obtained by implanting a higher P dose beneath the front Ag contacts and a lower P dose between contacts. Note that implanted B supplements Al in creating the p<sup>+</sup> emitter over the Al area. Preferred n-wafer resistivity is  $10 - 100 \Omega$ -cm.

## **III. CELL RESULTS**

Cell results are summarized in Table II for in-house measurements made at Suniva and referenced to a cell calibrated by Fraunhofer CalLab. Cell parameters had a tight distribution, as indicated by the low standard deviations. The selective FSF provided an efficiency benefit of 0.26% (absolute) relative to uniform FSF cells. Best efficiency was 20.04%, with five of the 16 selective FSF cells reaching 20%.

# TABLE II

# CELL RESULTS (N-CZ, $239 \text{ cm}^2$ )

A. Uniform FSF (19 cells)

|         | J <sub>sc</sub> (mA/cm <sup>2</sup> ) | V <sub>oc</sub> (mV) | FF (%)       | Eff (%)      |
|---------|---------------------------------------|----------------------|--------------|--------------|
| Average | 38.19 ± 0.08                          | 646.5 ± 0.3          | 79.64 ± 0.08 | 19.66 ± 0.05 |
| Best    | 38.32                                 | 646.7                | 79.78        | 19.77        |

B. Selective FSF (16 cells)

|         | J <sub>sc</sub> (mA/cm <sup>2</sup> ) | V <sub>oc</sub> (mV) | FF (%)       | Eff (%)      |
|---------|---------------------------------------|----------------------|--------------|--------------|
| Average | 38.37 ± 0.11                          | 649.1 ± 0.5          | 80.01 ± 0.10 | 19.92 ± 0.06 |
| Best    | 38.51                                 | 649.4                | 80.12        | 20.04        |

Sheet resistance for the n<sup>+</sup> layer in the uniform FSF case was 80  $\Omega/\Box$  and for the selective FSF was 98  $\Omega/\Box$  between the front contacts and 72  $\Omega/\Box$  beneath the contacts. The cells have five busbars on the front and no Ag on the back, as shown in Fig. 2.



Fig. 2. Photograph of the front and back of an Al alloy rear junction cell with extended emitter (156 mm pseudosquare), fabricated according to the process of Table I.

Internal Quantum Efficiency and Reflectivity measurements were made at Suniva on the best selective FSF cell (10n5-16) and are shown in Fig. 3. The measurements indicate very good excess carrier lifetime in the bulk region (approximately 100% IQE from 550 nm to 970 nm), as required for a rear junction cell, and effective front surface passivation (92% IQE at 400 nm).



Fig. 3. Reflectivity and IQE data for cell 10n5-16 (20.04%).

Relative to the 18.5% FSF cell of [4], the best cell produced in this study (20.0%) has an efficiency 1.5% (absolute) higher. Of this difference, 0.7% is attributed to the extended B-doped emitter, as discussed earlier. An additional 0.4% is attributed to an increase from three busbars to five [7]. The remaining 0.4% is likely due to an improved co-anneal/oxidation process and to an improved front contact system with narrower grid lines contacting a higher sheet resistance FSF. These cells with extended emitter had very good junctions, with ideality factors only slightly greater than unity (1.03) and high shunt resistance (24 k $\Omega$ -cm<sup>2</sup>). Very good pseudo FF values (0.836) follow. This benefit is attributed to reduced recombination in the p-n junction depletion region, since the extended emitter forces the depletion region to remain almost entirely within the wafer and not intersect the back surface where surface recombination can occur. The result is a better quality junction with ideality factor close to unity and a high pseudo FF. With a typical series resistance for selective FSF cells of 0.717  $\Omega$ -cm<sup>2</sup>, the resultant cell FF slightly exceeds 0.800.

There still remains the question of interconnecting such cells in a module by conventional soldering, since the back surface of the cell is fired Al which is not solderable. This problem can be solved by contacting the Al surface with a solderable material. Two successful approaches are Cu busbar tape by 3M [8] and Tin Pad by Schmid [9]. Both have been proven for full-sized modules using cells with full Al backs, and have met the IEC 61215 requirements for environmental testing.

## IV. POSSIBLE BENEFIT OF SEGMENTING BACK ALUMINUM

It is worth considering dividing the back Al region into segments in order to increase cell efficiency while also reducing both the amount of Al paste required and the tendency of the cell to bow. Efficiency will increase if less recombination is associated with that part of the backside not covered by Al than with that part covered by Al.

The total  $J_0$  for a cell is given by:

$$J_0 = J_{sc} * exp(-V_{oc}/V_T)$$
 (1)

where  $V_T$ , the thermal voltage (kT/q) is 25.7 mV at 25°C. Using  $J_{sc}$  (38.51 mA/cm<sup>2</sup>) and  $V_{oc}$  (649.4 mV) from the best selective FSF cell of Table II,  $J_0$  is calculated to be 409 fA/cm<sup>2</sup>. This total  $J_0$  is the sum of three components:

$$J_0 = J_{0n+} + J_{0n} + J_{0p+} \tag{2}$$

where  $J_{0n+}$  is the component associated with recombination within the n<sup>+</sup> FSF region and its front Si surface,  $J_{0n}$  is the component associated with recombination within the bulk Si, and  $J_{0p+}$  is the component associated with recombination within the p<sup>+</sup> emitter region and its back Si surface (normally contacted by Al).

 $J_{0p+}$  needs to be determined from Eq. 2 for current cells as a benchmark which must be beaten for cell efficiency to increase. Values of  $J_{0n+}$  and  $J_{0n}$  can be estimated from symmetric test structures meant to mimic the n<sup>+</sup> and n regions of the current cells. Toward this end, symmetric n<sup>+</sup>nn<sup>+</sup> test structures were created by implanting 2.6E15 P/cm<sup>2</sup> on each side of a lightly-doped n-Cz wafer and annealing the wafer at 900°C for one hour in flowing O<sub>2</sub>. This gives an n<sup>+</sup> sheet resistance of

80  $\Omega/\Box$ . After depositing PECVD SiN<sub>x</sub> on both sides and sending the test structure wafers through a simulated contact firing (without metal) in a belt furnace, the structure  $SiN_x/SiO_2/n^+nn^+/SiO_2/SiN_x$  was obtained. Photoconductivity decay measurements were then made to extract  $J_{0n+}$ (unmetallized) and high-level-injection lifetime ( $\tau_{HLI}$ ), according to [10]. Resultant values were  $J_{0n+}$  of 61 fA/cm<sup>2</sup> and  $\tau_{HLI}$  of 1.93 ms. This value of  $\tau_{HLI}$  translates to a  $J_{0n}$  value of 8 fA/cm<sup>2</sup> according to [4]. Front metal recombination losses are estimated at ~ 60 fA/cm<sup>2</sup> on an area-weighted (6% metal coverage) basis (~ 1000 fA/cm<sup>2</sup> full area) [11, 12]. With the calculated value of  $J_0$  (409 fA/cm<sup>2</sup>), along with estimated values of unmetallized  $J_{0n+}$  (57 fA/cm<sup>2</sup> for 94% of area), metallized  $J_{0n+}$  (60 fA/cm<sup>2</sup> for 6% of area) and  $J_{0n}$  (8 fA/cm<sup>2</sup>), the value of  $J_{0p+}$  can be calculated from Eq. 2 to be 284 fA/cm<sup>2</sup>. This represents the value appropriate for that part of the backside covered with alloyed Al.

One possible configuration for a segmented Al back is shown in Fig. 4, where the Al sheet is divided into a series of gridlines feeding into the back busbars. The back regions between the Al gridlines have been implanted with boron in Step 2 of Table I. This B dose, required to extend the emitter to the edges of the wafer, can be quite light so that the surface is well-passivated during the anneal/oxidation step (Step 4 of Table I). In this spirit,  $J_{0p+}$  for the back region not covered with Al is taken to be 70 fA/cm<sup>2</sup>.



Fig. 4. Possible segmented Al pattern (gridlines feeding busbars).

With  $J_{0p+}(Al)$  of 284 fA/cm<sup>2</sup> and  $J_{0p+}(B)$  of 70 fA/cm<sup>2</sup>, it is possible to compute an area-weighted average of  $J_{0p+}$  for any fraction of the back covered with Al. This weighted average of  $J_{0p+}$  can then be combined with  $J_{0n+}$  and  $J_{0n}$  to estimate total  $J_0$  from Eq. 2. An estimated  $V_{oc}$  then follows from Eq. 1 assuming the  $J_{sc}$  value observed for the best selective FSF cell (38.51 mA/cm<sup>2</sup>). Results are summarized in Table III.

The 25% back Al coverage could be obtained, for example, with Al gridlines that are 1 mm wide and having 3 mm space between these gridlines. Screen-printed and fired Al is sufficiently conductive (10 m $\Omega/\Box$ ) that such 1 mm wide lines would add only marginal series resistance (0.024  $\Omega$ -cm<sup>2</sup>) to a five-busbar cell, thereby decreasing efficiency by just 0.03% (absolute) relative to full Al coverage.

TABLE III

| ESTIMATED | V <sub>oc</sub> AND EFFICIENCY | AS AL FRACTION I | S REDUCED |
|-----------|--------------------------------|------------------|-----------|
|-----------|--------------------------------|------------------|-----------|

| Back AI (%) | J <sub>0p+</sub> (fA/cm <sup>2</sup> ) | J <sub>0</sub> (fA/cm <sup>2</sup> ) | V <sub>oc</sub> (mV) | Eff (%) |
|-------------|----------------------------------------|--------------------------------------|----------------------|---------|
| 100         | 284                                    | 409                                  | 649.4                | 20.04   |
| 75          | 230                                    | 355                                  | 653.0                | 20.15   |
| 50          | 177                                    | 3.2                                  | 657.2                | 20.28   |
| 25          | 124                                    | 249                                  | 662.1                | 20.43   |

In addition to the benefit of reduced  $J_{0p+}$  as back Al coverage is reduced, it is also expected that  $J_{sc}$  will increase for cells encapsulated in a module. This follows from light passing out of the cell between Al gridlines and being reflected from the white module backsheet back into the cell. With improved  $V_{oc}$  and  $J_{sc}$  resulting from reduced back Al coverage, it is conceivable that cell efficiency could reach 21% even as cost is reduced by using less Al paste.

## V. SUMMARY

A cost-effective process for fabricating rear-junction n-type cells with efficiency slightly exceeding 20% was described. The process is based on ion implantation of phosphorus on the front side of the wafer and boron on the back side. A single high temperature step in the range of 900°C - 950°C with oxygen flowing is required to anneal implant damage, diffuse phosphorus and boron to their desired depths, and grow a passivating oxide on the front and back silicon surfaces. The total time from loading wafers into the oxidation furnace to unloading them is approximately one hour. From this point on, the usual processes required to produce Al BSF cells are executed, including deposition of PECVD SiN<sub>x</sub> on the front, printing and drying the front Ag, printing and drying the back Al, and co-firing front and back contacts. The purpose of the backside boron is to extend the rear emitter formed by alloving Al to the edges of the wafer. The backside boron has multiple benefits: (1) it significantly reduces exposure of the p-n junction depletion region to the back silicon surface, thereby reducing recombination in the depletion region to increase FF and  $V_{oc}$  and (2) it extends the emitter to the edge of the wafer, thereby increasing  $J_{sc}$ . The amount of boron doping in this p<sup>+</sup> region is not critical, as a very light boron dose (high sheet resistance) is effective and this lightly-doped surface is easy to passivate. Both sides of the wafer can remain textured, and after the saw damage is removed from the wafer at the beginning of the process all remaining steps are additive (no back planarization, stripping of diffusion glasses, or laser-drilling of vias). With a selective front surface field and a five busbar front contact, cell efficiencies up to 20.04% have been achieved. Interconnecting cells in a module could be done with the aid of either 3M backside busbar Cu tape or Schmid Tin Pad applied to the back aluminum surface to create a solderable surface. Finally, it may be possible to both reduce cost and increase efficiency (perhaps to 21%) by segmenting the back Al. A promising pattern is one of Al gridlines feeding into back Al busbars.

## REFERENCES

- [1] W. Wang, J. Sheng, S. Yuan, Y. Sheng, W. Cai, Y. Chen, C Zhang, Z. Feng, and P. F. Verlinden, "Industrial screen-printed n-type rear-junction solar cells with 20.6% efficiency," *IEEE J. Photovoltaics*, vol. 5, no. 4, pp. 1245-1249, 2015.
- [2] A. Urueña, M. Aleman, E. Comagliotti, A. Sharma, J. Deckers, M. Haslinger, L. Tous, R. Russell, J. John, Y. Yao, T. Söderström, F. Duerinckx, J. Szlufcik, "Beyond 22% large area n-type silicon solar cells with front laser doping and a rear emitter," 31<sup>st</sup> European Photovoltaic Solar Energy Conference and Exhibition, pp. 410-413, 2015.
- [3] D. L. Meier, H. P. Davis, R. A Garcia, J. Salami, A. Rohatgi, A. Ebong, and P. Doshi, "Aluminum alloy back p-n junction dendritic web silicon solar cell," *Solar Energy Materials & Solar Cells*, vol. 65, pp. 621-627, 2001.
- [4] D. L. Meier, V. Chandrasekaran, H. Preston Davis, A. M. Payne, X. Wang, V. Yelundur, J. E. O'Neill, Y-W Ok, F. Zimbardi, and A. Rohatgi, "N-type, ion-implanted silicon solar cells and

modules," *IEEE J. Photovoltaics*, vol. 1, no. 2, pp. 123-129, Dec. 2011.

- [5] C. Schmiga, M. Rauer, M. Rüdiger, K. Meyer, J. Lossen, H.-J. Krokoszinski, M. Hermle, and S. W. Glunz, "Aluminum-doped p<sup>+</sup> silicon for rear emitters and back surface fields: Results and potentials of industrial n and p-type cells," in *Proc. 25<sup>th</sup> Eur. Photovoltaic Sci. Eng. Conf.*, pp. 1163-1168, 2010.
- [6] Y. Schiele, F. Book, S. Seren, G. Hahn, and B. Terheiden, "Screen-printed Al-alloyed rear junction solar cell concept applied to very thin (100 μm) large-area n-type Si wafers," *Energy Procedia*, vol. 27, pp. 460-466, 2012.
- [7] A. Ebong, N. Chen, V. Unsur, A. Chowdhury, and B. Damiani, "Innovative front grid design, four-streets and five-busbars (4S-5BB), for high efficiency industrial Al-BSF silicon solar cell," *IEEE Electron Device Letters*, vol. 37, no. 4, pp. 459-462, April, 2016.
- [8] N. T. Rotto, S. R. Meyer, M. J. Votava, and D. L. Meier, "Cu backside busbar tape: eliminating Ag and enabling full Al coverage in crystalline silicon solar cells and modules," 42<sup>nd</sup> *IEEE Photovoltaic Specialists Conference, New Orleans, LA*, 2015 (DOI: 10.1109/PVSC.2015.7355873).
- [9] Schmid-Group TinPad, <u>http://www.schmid-group.com/en/photovoltaics/cell/tinpad.html</u>.
- [10] D. E. Kane and R. M. Swanson, "Measurement of the emitter saturation current by a contactless photoconductivity decay method", 18<sup>th</sup> IEEE Photovoltaic Specialists Conference, pp. 578-583, 1985
- [11] D. Inns and D. Poplavskyy, "Measurement of metal induced recombination in solar cells", 42<sup>nd</sup> IEEE Photovoltaic Specialists Conference, 2015, (DOI: 10.1109/PVSC.2015.7356056)
- [12] T. Fellmeth, A. Born, A. Kimmerle, F. Clement, D. Biro, R. Preu, "Recombination at metal-emitter interfaces of front contact technologies for highly efficient silicon solar cells", *Energy Procedia*, vol. 8, pp. 115-121, 2011.